

## Further fabrication instructions. 1. Substrate nominal dialectric (Er) of ~3.8 (or as needed to meet impedance specifications). E.g.: FR-408, Getek ML200M, Getek ML200C, Getek ML200D N4000-13, N4000-13 EP.

2. Impedance (all signals) Differential: 100 Ohms up to 1GHz min. Differential nets with names DP\*, DP0\_\*, AUX\_SRC\_C\_\*, AUX\_RX\_AC\_CONV\_\*: 100 Ohms up to 6GHz min.

Single-ended: 50 Ohms

\*SEE LINE WIDTH AND IMPEDANCE CHART for detailed normative specifications.

3. Copper: 1 oz cu Lay 1 (top), Lay 10 (bottom)

1/2 (0.5) oz cu Lay 2-9

Top and bottom plated to 1.5mil final

SEE STACK-UP SPECIFICATIONS FOR REFERENCE for normative specifications.

- Apply solder mask over bare copper (SMBOC) IAW IPC-SM-840 both sides, IPC color green
- 5. Finish: Gold Immersion (DIG or EING)
- 6. Silkscreen on both sides with non-conductive epoxy-based ink. Color shall be white/a contrasting color with respect to solder mask color. Distortion of silkscreen is acceptable over traces. Epoxy ink on plated lands is NOT acceptable.
- 7. Vendor logo/text/date code to be marked on TOP side (L1) near lower-right corner. Total height not to exceed 120mil
- 8. 100% Electrical test is required for continuity.
- 9. 100% of signal lines to be tested for specified impedances.
- 10. Remove all unused pads from internal layers.
- 11. Soldermask registration within diametrical true position of

+/- 2mil (0.002 inches) with applicable hole/pad

12. Vias under JA1 (SEAF) and U202 (SN75DP130SS) to be treated appropriately to assure optimal electrical coupling during assembly. Tenting, plugging, or encroachment may be used depending on the fabricator's established best practices.

13. Vias to be plated to at least 1 (0.5) oz cu.

- 14. Final PCB thickness to be between 0.048-0.069 inches (48-69 mil);
- 15. At manufacturer's discretion, sparse (unpopulated) areas in signal layers (3, 5, 7) may be filled with a cross-hatch or other appropriate pattern to assist in inter-layer adhesion, overall flattness, etc. Such fill shall not be connected to any nets and shall maintain no less than 100mil clearance from signals and no less than 25mil clearance from vias connected to net GND.
- 16. Soldermask under U202 may be altered according to manufacturer's established best practices for QSON-style packages.
- 17. Fidutials (FID\*) are provided to assist in part placement. Layer "Measures" contains measurements for the relative and absolute positions of fidutials and other critical landmarks. 18. This device is not required to meet ROHS requirements and the use of lead-bearing solder is permitted (and desirable).

## Further Assembly Instructions

1. Connectors EXT1/EXT2 (QSE-060 connectors) are the only components on on the top side. Suggest gluing and reflowing these first.

Critical part placement and density is on the bottom.

2. Traces DPO\_\*LANE\* will carry signals up to 6GHz and all due care must be taken

to ensure impedance matching end-to-end.

- 3. Post-assembly continuity testing between corresponding pins on EXT1/EXT2 and FMC1 (JA1) is requested.
- 4. Post-assembly inspection (Xray or otherwise) is requested for all leadless/BGA devices.

| Fabrication and Assembly Instructions |            |      |
|---------------------------------------|------------|------|
| TITLE: 20150403_QSE_TO_FMC_R5.6.5_T0  |            |      |
| Document Number:                      |            | REV: |
| Date: 4/3/2015 7:46:02 PM             | Sheet: 6/6 |      |